Comp 346, Winter 2008 Concordia University Instructor: Aiman Hanna Department of Computer Science Time: 60 minutes Mid-term-Exam Name ID. #: Keep your answer very organized & clean. Exam will be marked out of 20. Exam has 5 pages. Question # 1 (3 marks) A) Which of the following operations should be allowed under user mode, and which must only be allowed under supervisor mode? Clearly explain your reasons: i) Context switch Reason: because then each process would want to make Supervisor Mode stent contest switch so they can control the another precus Reading memory ii) User Mode ☐ Supervisor Mode Because out preces/thread must be orble Reason: to read mening on the own to be able to execute the survey programs. Acquiring a lock User Mode ☐ Supervisor Mode the lock is implemented as a clausphyent Reason: processes / three cho con Lottek if the leck is taken or not through if a while strate Releasing a lock ☐ Supervisor Mode User Mode the look is implemented on a characterist so Reason: when you want to recleone the lack.

you just make the lock = F. The lock

Comp 346 - Winter 2008 Mid-term Exam - Page 1 of 5

is just a boolean.

this technique for mutal exhision works because (3 marks) a new child tagead so that the parent's Indicate whether each of the following statements is true or false. Explain your answer. (A) Using Join-fork technique around critical sections will provide mutual exclusion even if the system is a multi-processor system. Decurre you connet use joint terk they are operations when there is two different precessors. Using it on a processor well only affect that I pivesson and not affect the other-The parent says join -> a parent will wait for it's child (B) Using interrupts may result in more system overhead (in terms of time) compared to the child polling. OTrue Because pollers would waste a let of computer fine because the CPV Keep's checking if the dury /s busy while in interrupts, the CPU gets to do other things and the device will let the CPU know when it has franshed. (D) It is not possible to design a single system that can act as both timesharing and batch systems. **OFalse** OTrue Timeshaving repeat to having more than 1 user out a time. By having many users and each user using a batch system then time sharing and batch systems would be possible

> Comp 346 - Winter 2008 Mid-term Exam - Page 2 of 5

A) Assume a system only uses binary semaphores. Should the V() operation be Question #4 (6 marks) implemented as atomic? If yes, give a scenario that shows how a failure may occur otherwise. If no, explain clearly why this operation need not be atomic. Would your answer change if you have counting (general) semaphores? Why or why not? Explain clearly.

No, For binary semapheres, you don't need Je implement atomicity for VCS but for gernal semapheres, it needs V() to be atenic.

Let She a semaphoe: VC) & S= S+1; }

VC) wellowly execute when S=0 in a binery Semaphere so if it gets interrupted anywhire in the instruction Sestl; then it's not a problem because nobody else (process/thread) can go since \$=0 se the control well come buck to the function to make 5=1. For general simaphores, it must be extensed because let's.
Say S=3, presen 1,2 exists. P2 does PO then c sthe UC), It does s= 2+1; then gets interrupted before s bremes 3, P2 goes and does P(5) so s= I then gets interrupted, control goes back to Pl and Pl makes S=2+1=3; which is wreng.

B) Using semaphores, give the code for each of processes PO, P1 & P2. The

processes must always work in one of these two orders: P2, P0 then P1, or P2, P1 then PO. Any other order is not allowed. Assume that whatever the processes need

to perform is coded inside a code segment called < Phase I>.

| elare & Initialize your seman | P1                              | P2                    |
|-------------------------------|---------------------------------|-----------------------|
| P(s);                         | P(s);                           | V                     |
| phoneI>                       | <pre><phose i=""></phose></pre> | Zphone I>             |
| VCS);                         | V(s);                           | VCS.);                |
| 4 ( )                         |                                 |                       |
|                               |                                 |                       |
|                               |                                 |                       |
|                               |                                 | Comp 346 - Winter 200 |

Mid-term Exam - Page 4 of 5

Here is the code of 4 processes {P0, P1, P2 & P3}, which share a set of semaphores and some critical sections. Assume that at any point of time there will never be any duplicates of the same process in the system (for example, no 2 P3s can be there at the same time). Additionally, each process will run only one time. Does the code provide mutual exclusion to each of C.S.1, C.S.2 and C.S.3? Explain your answer very clearly for each of

Note: We are not interested in looking at any other issues beside mutual exclusion.

Semaphore s1 = 1, s12 = 0, s23 = 0, s3 = 0;

|    | į. | 1 |
|----|----|---|
|    |    | 1 |
|    | 14 |   |
| 10 | (  |   |
| 1  |    |   |

|                   |        | P2     | P3     |
|-------------------|--------|--------|--------|
| P0                | P1     |        | P(s12) |
| P(s1)             | P(s3)  | P(s23) | C.S.1  |
| C.S.1             | C.S.3  | C.S.1  | C.S.2  |
|                   | V(s1)  | V(s12) |        |
| V(s23)<br>P(s3) 4 | P(s23) | V(s3)  | V(s1)  |
| P(\$5) =          | C.S.2  |        | P(s3)  |
| C.S.2             | C.S.3  |        | C.S.3  |
| V(s23)            |        |        | V(s3)  |
| V(s3)             | V(s23) |        |        |

C51: Matural exclusion is provided for C.S.2 because PO well start and it must get out of C.S. 1 before any other process thinks of stanting. P3 is waiting for 512 to = 2 but only P2 previdence (siz) which is exclusion gets violated for 0/5/1 is if Pl dow V(523) while PO is in C.S. I which in Emposable because PI 15 wanting for PO to do V(53) or V(523) (50 P2 congo doves3)) but this only happines when po left c.s. 1 C52% Mutual exclusion is Not previoled for C52 scenario = po starts, executo pesi), cis.1, ves23) PZaluta, executa PCs23), C.S.1, VCs12 V(s3) gets interrupted. p3 states, execute p(siz), c s.1, goes in c. s. 2 coul gets interrupted. po como bock, don P(53) and goes Beth Po and P3 one in cisiz = > Failure m C.S. 2

Comp 346 - Winter 2008 Mid-term Exam - Page 5 of 5

C53 3 please lock of the back of

C.53: Mutual exclusion is provided for c.s.3 because when PO stants and does PCSD, C.S. 1 then UCS23), this will allow P2 to run with it from so so s3=2, P3 runo the whole very but gets intempted resht before PCS35. So now, the scenario is P2 is done, P0 is at P(s3), P7 decla 4 stant (15 at P(58)) and P3 15 at P(53) as well. This means that only one of P3 or P2 will go to e.s.3 because the only way they are beth. in C.S.3 but the science time is if V(53) gts executed by PO without Po wing P(S3) first which is not the cuse Since Po needs to the P(s 3) to get to V(S3) first so only one of P2 or P3 will be in C.S.3 at any one time.